'Lowest-jitter' digital timing chip for OC-3 line cards

Aug. 1, 2003
1 August 2003 Ottawa Lightwave Europe -- Zarlink Semiconductor has launched the ZL30410 digital phase-locked loop (PLL), a timing chip for access line cards operating at OC-3 rates.

- Jitter performance 30% better than competing products Zarlink claims

1 August 2003 Ottawa -- Zarlink Semiconductor has expanded its portfolio of timing devices for optical networking equipment with the ZL30410 digital phase-locked loop (PLL), a full-featured timing chip claiming the industry's lowest jitter, for access line cards operating at OC-3 rates.

With the ZL30410 digital PLL and the company's analog PLLs for line cards, Zarlink is the first semiconductor company to offer both digital and analog timing devices for standards-compliant line cards in high-speed SONET/SDH (Synchronous Optical Network/Synchronous Digital Hierarchy) access systems.

The ZL30410 timing chip generates and synchronizes clock signals used by other line card devices, such as OC-3/STM-1 framers, mappers, switches, and optical line interface chips. The company's analog PLLs connect seamlessly to the ZL30410, and support higher-speed applications by producing clock signals for OC-12/STM-4 or OC-48/STM-16 framers.

"To handle rising traffic volumes at the network edge, access systems must operate at higher speeds, and that makes their timing circuitry more complex," said Michael Rupert, marketing manager, Timing and Synchronisation, Zarlink Semiconductor.

"Our digital and analog line card PLLs are fully tested for interoperability, which reduces complexity and makes it easier for designers to comply with stringent SONET/SDH network timing standards."

Several global equipment vendors are evaluating Zarlink's line card chips for use in routers, multi-service access devices, DSLAMs (digital subscriber line access multiplexers), gateways, and next-generation DLCs (digital loop carriers).

The company claims that the jitter performance of the chip offers ratings 30% lower than comparable digital PLLs. Jitter, a cyclical variation in signal frequency, causes data errors in optical networks.

This means it can generate - without external components � the 155.52-MHz clocks that drive OC-3/STM-1 access uplinks, and the 16.384 MHz clocks that drive jitter-sensitive TDM (time division multiplex) digital switches. By contrast, clocks at these frequencies produced by digital line card chips from other vendors must be "cleaned" of jitter by external analog PLLs.

The chip generates all other clocks typically used in high-speed access line cards, including a 19.44 MHz clock, and clocks for services delivered over ST-BUS, DS1/E1, DS2, and DS3/E3. On its inputs, the ZL30410 accepts two reference clocks.

It detects the frequency of both clocks and synchronizes to any combination of 8 KHz, 1.544 MHz, 2.048 MHz, and 19.44 MHz. For more information, visit http://products.zarlink.com/profiles/ZL30410

Sponsored Recommendations

ON TOPIC: Cable’s Fiber to the X Play

Aug. 28, 2024
Cable operators are strategically deploying fiber-to-the-home (FTTH) networks in Greenfield markets and Brownfield markets where existing cable plant has reached its end of life...

On Topic: Optical Players Race to Stay Pace With the AI Revolution

Sept. 18, 2024
The optical industry is moving fast with new approaches to satisfying the ever-growing demand from hyperscalers, which are balancing growing bandwidth demands with power efficiency...

The Pluggable Transceiver Revolution

May 30, 2024
Discover the revolution of pluggable transceivers in our upcoming webinar, where we delve into the advancements propelling 400G and 800G coherent optics. Learn how these innovations...

Smartphone Certification – Ensuring FCC Regulatory Compliance with Simulation

Sept. 11, 2024
Learn how electromagnetic simulation can provide early-stage compliant design of smartphones. With this tool, smartphone OEMs can build with confidence, from design to hardware...